





## **APPLIED ELECTONICS**

# Class exercises with solutions

18/03/2024 - 1 ElapB1 - © 2012 DDC



### APPLIED ELECTONICS

### Part B:

- ☐ CMOS logic gate Static and Dynamic parameters
  - ☐ Combinational logic circuits
  - Sequential logic circuits and timing diagrams



## **Problem 1- Assignment Static parameters Voltage compatibility**

Consider a logic gate with the following static electrical parameters:

Output electrical parameters  $V_{OL} = 0.37 \text{ V}, V_{OH} = 3.76 \text{ V}$ 

$$V_{OI} = 0.37 \text{ V}, V_{OH} = 3.76 \text{ V}$$

Input electrical parameters

$$V_{IL} = 0.9 \text{ V}, V_{IH} = 3.15 \text{ V}$$

and check the voltage compatibility







# Problem 1 Theoretical remind

### Input/output electrical parameters

- V<sub>IH</sub>: maximum value of the threshold V<sub>T</sub>
  - Input voltages  $V_I > V_{IH}$  are interpreted as H state
- V<sub>IL</sub>: minimum value of the threshold V<sub>T</sub>
  - Input voltages  $V_1 < V_{1L}$  are interpreted as L state
- V<sub>OH</sub>: high state minimum output voltage
  - State H:  $V_O > V_{OH}$ , (as long as  $|I_O| < |I_{OH}|$ )
- V<sub>OL</sub>: low state maximum output voltage
  - State L:  $V_O < V_{OL}$ , (as long as  $|I_O| < |I_{OL}|$ )



# Problem 1 Solution

Since NM<sub>H</sub> and NM<sub>L</sub> are positive we conclude that the ports **are compatible** 





## Problem 2- Assignment Dynamic parameters

a) Calculate the maximum delay (t<sub>DLH,max</sub>) in the connection of two gates with the following electrical parameters

$$V_{OL} = 0.4 \text{ V};$$
  $V_{OH} = 3 \text{ V};$   $V_{IL} = 1 \text{ V};$   $V_{IH} = 2 \text{ V};$   $C_{I} = 50 \text{ pF}$   $R_{OH,OL} = 130 \Omega$   $R_{I} = 1 \text{ M}\Omega$ 

b) Calculate how many gates can be connected to the output to limit the delay to 20 ns



# Problem 2 Theoretical remind

### **Delay RC model: L→H transition of the output**

The time needed for the output voltage V to reach the threshold voltage  $V_T$  starting from L level is the <u>delay time</u>  $t_{DLH}$ 





 $V_T$  is generally not known precisely. We only know that it is between  $V_{IL}$  and  $V_{IH}$ . Therefore, we can calculate a minimum delay for  $V_T = V_{IL}$  and a maximum delay for  $V_T = V_{IH}$ 



# Problem 2a Solution

The voltage V(t) is (charge of a capacitor with capacitance  $C_1$ ):

$$V(t) = V_{OH} + (V_{OL} - V_{OH})e^{-t/\tau_{LH}}$$

$$\forall V(t=0) = 0$$

$$V(t \to +\infty) = V_{DD}$$

with  $\tau_{LH} = C_1 R_{OH=6.5} \text{ ns } (R_1 \text{ can be neglected since it is >> } R_{OH}).$ 

Since the maximum delay  $t_{DLH,max}$  satisfies the relation  $V(t_{DLH,max}) = V_{IH}$ :

$$V_{IH} = V_{OH} (1 - e^{-t_{DLH,max}/\tau_{LH}})$$

$$t_{DLH,max} = \tau_{LH} \ln \left[ \frac{V_{DD}}{(V_{DD} - V_{H})} \right]$$

At the exam you could use this simplified formula

NOTE: In the ideal case: 
$$V_{IH} = V_{IL} = V_{T} = \frac{V_{AL}}{2} \implies t_{DLH} = ln(2)\tau_{LH} = 0.69 \times 6.5 \text{ ns} = 4.485 \text{ ns}$$





## Problem 2b Solution

The total delay increases in presence of **n**<sub>gates</sub> (>1) **gates** connected to the output because the total capacitance increases according to the formula:

$$C_{tot} = n_{gates} C_{l}$$

In fact:

$$\tau_{LH} = R_{OH}C_{tot} = n_{gates} (R_{OH}C_I) = n_{gates} 6.5 \text{ ns}$$

In the ideal case:

$$t_{\text{DLH,ngates}} = \text{ln}(2)\tau_{\text{LH}} = 0.69 \text{ n}_{\text{gates}} 6.5 \text{ ns}$$

From which, in order to limit the delay to 20 ns  $(t_{DLH,ngates} < 20 \text{ ns})$ , we must require that:





# Problem 3- Assignment Combinational logic circuit

 a) Plot the circuit in CMOS technology that implements the logic function:

$$U = (A*B) + C$$

b) If the output is loaded with  $C_L$ = 50 pF, calculate the maximum delay for a L-> H and H->L transition. Assume for each MOS  $R_O$ = 60  $\Omega$ .





# Problem 3 Theoretical remind

#### **Boolean identities**

| <b>AND function</b> $0 \cdot 0 = 0$ $0 \cdot 1 = 0$ $1 \cdot 0 = 0$ $1 \cdot 1 = 1$ $A \cdot 0 = 0$ $0 \cdot A = 0$ $A \cdot 1 = A$ | OR function<br>0+0=0<br>0+1=1<br>1+0=1<br>1+1=1<br>A+0=A<br>0+A=A<br>A+1=1 | NOT function<br>0 = 1<br>1 = 0<br>A = A |
|-------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------|-----------------------------------------|
| 1 · 1 = 1                                                                                                                           | 1 + 1 = 1                                                                  |                                         |
| $A \cdot 0 = 0$                                                                                                                     | A + 0 = A                                                                  |                                         |
| $0 \cdot A = 0$                                                                                                                     | 0 + A = A                                                                  |                                         |
| $A \cdot 1 = A$                                                                                                                     | A + 1 = 1                                                                  |                                         |
| $1 \cdot A = A$                                                                                                                     | 1 + A = 1                                                                  |                                         |
| $A \cdot A = A$                                                                                                                     | A + A = A                                                                  |                                         |
| $A \cdot a = 0$                                                                                                                     | A + a = 1                                                                  |                                         |

#### **Boolean laws**

Commutative law

AB = BAA + B = B + A

Distributive law

A(B+C) = AB + BCA+BC = (A+B)(A+C)

Associative law

A(BC) = (AB)CA + (B + C) = (A + B) + C Absorption law

A + AB = AA(A + B) = A

De Morgan's law

 $aO(b) = a \cdot b$ aO(b) = a + b

Note also

A + a B = A + BA(a + B) = AB



## Problem 3a Solution

1. We define the **equivalent nSW structure** starting from the **negated output**.

From the De Morgan's laws and the other properties of the Boolean algebra:

$$U^* = ((A^*B) + C)^*$$

$$U^* = (A^*B)^* C^* = (A + B^*) C^* = A C^* + B^* C^*$$





## Problem 3a Solution

 We define the equivalent nSW structure starting from the negated output.

From the De Morgan's laws and the other properties of the Boolean algebra:

$$U^* = ((A^*B) + C)^*$$

$$U^* = (A^*B)^* C^* = (A + B^*) C^* = A C^* + B^* C^*$$

2. We define the complementary pSW circuit







# Problem 3a Solution

### 3. We build the **complete circuit**





# Problem 3b Solution

**Delay for L\rightarrowH:** we use the simplified formula for the delay time:  $t_{DLH}$ =0.69 $\tau_{LH}$ 





# Problem 3b Solution

**Delay for H→L:** we use the simplified formula for the delay time:







## Problem 4 - Assignment Power consumption

- a) Calculate the static and dynamic power consumption of a CMOS circuit with:
  - Voltage supply of 2 V
  - In average per time instant:50.000.000 transistors in 'off' state100.000.000 inputs with Ci = 1 fF

### Consider the two cases:

- Switching frequency Fm = 200 MHz and loff = 1 nA per MOS
- Switching frequency Fm = 2 GHz and loff = 100 nA per MOS



# Problem 4a Solution

The **static power dissipated** due to loff of the MOS transistors is:

 $P_s = Ioff \times 2V \times Noff$  where Noff is the number of transistors OFF.

Then: for loff = 1 nA and Noff = 50E6: 
$$P_s = 0.1 \text{ W}$$
 for loff = 100 nA and Noff = 50E6:  $P_s = 10 \text{ W}$ 

The dynamic power dissipated due to capacitance charge/discharge is:

 $P_D = (C \times Fm \times V^2) \times N$  where N is the number of connected transistors.

Then for a single transistor connected we get:

for Fm = 200 MHz: 
$$P_D$$
 (1 capacitor, 200 MHz) = 0.8  $\mu$ W for Fm = 2 GHz:  $P_D$  (1 capacitor, 2 GHz) = 8.0  $\mu$ W

Finally, multiplying by the number of transistors N = 100E6 we get:

$$P_{D}$$
 (total, 200MHz) = 80 W and  $P_{D}$ (total, 2 GHz) = 800 W



# Problem 5 - Assignment Sequential logic circuits Timing diagrams

- a) Plot in a timing diagram the output signals sequence  $(Q_1(t); Q_2(t); A(t))$  for 4 clock cycles in the digital circuit reported in the picture below. Assume that at the initial state (t = 0):  $Q_i = 0$
- b) Compute the delays and estimate the maximum clock frequency in the case:  $T_{NAND} = 2 \text{ ns}$ ;  $T_{CKO} = 3 \text{ ns}$ ;  $T_{su} = 1 \text{ ns}$ ;  $T_h = 1 \text{ ns}$









## Problem 5b Solution

$$T_{NAND}$$
 = 2 ns;  $T_{CKQ}$  = 3 ns;  $T_{su}$  = 1 ns;  $T_h$  = 1 ns

Signals sequences (with delays)



The most stringent time constraint on the clock period  $T_{\text{CK}}$  is:

$$T_{CK} > T_{CK->Q} + T_{su} + T_{NAND} = 6 \text{ ns}$$

The maximum clock frequency F<sub>CKmax</sub> is thus:

Guide for the eye

$$F_{CKmax} = 167 \text{ MHz}$$





# Problem 6 - Assignment Sequential logic circuits Timing diagrams

Consider the circuit shown in the figure. The FF outputs are initially set at 0; I1 and I2 have an open drain output.



a) Plot for at least two clock cycles the time diagrams at the nodes  $Q_1,Q_2,Q_3$  and Vc quoting the delays and consider the following parameters:

CK period 
$$T_{CK}$$
 = 24 ns,  $C$  = 0  
FF D:  $T_{CKQ}$  = 4 ns (both transitions),  $T_{su}$  = 2ns,  $T_h$  = 3 ns  
FF JK : $T_{CKQ}$  = 3ns (both transitions) ,  $T_{su}$  = 3 ns,  $T_h$  = 2 ns  
I1 and I2 inverter:  $T_{LH1=6}$  ns,  $T_{HL1=1}$  ns  
I3 inverter:  $T_{LH3=3}$  ns,  $T_{HL3=4}$  ns





### Cont.

- c) Given the parameters of b), calculate the maximum clock frequency (consider C = 0).
- d) Substitute I3 with a non-inverting buffer and move the input of I3 from  $Q_2$  to Vc. Calculate in this new configuration the maximum clock frequency (with C = 0 and same parameters as in b). Discuss how  $C \neq 0$  changes the maximum clock frequency.



- The system has a feedback **loop with two FFs**, therefore the system evolves in a cycle with 4 states maximum.





- The system has a feedback **loop with two FFs**, therefore the system evolves in a cycle with 4 states maximum.
- The clock is active in the **L-H transition in the** FF1 and in **the H-L transition in the FF2**, therefore a cycle with the evolution through all the 4 states is concluded in two CK periods.





- The system has a feedback **loop with two FFs**, therefore the system evolves in a cycle with 4 states maximum.
- The clock is active in the **L-H transition in the** FF1 and in **the H-L transition in the FF2**, therefore a cycle with the evolution through all the 4 states is concluded in two CK periods.
- The node Vc is a **wired-AND** of  $Q_1$  and  $Q_2^*$ , therefore Vc is High only when we have the state  $Q_1 = 1$  and  $Q_2 = 0$ . In the other 3 states of  $Q_1, Q_2$ , we have one of the outputs of I1 or I2 in the high impedance (HZ) state (I1 when  $Q_1 = 0$ , I2 when  $Q_2 = 1$ ). In these cases the voltage Vc is determined by the connection to GND of the other output (I2 when I1 is HZ, I1 when I2 is HZ).





- The system has a feedback **loop with two FFs**, therefore the system evolves in a cycle with 4 states maximum.
- The clock is active in the **L-H transition in the** FF1 and in **the H-L transition in the FF2**, therefore a cycle with the evolution through all the 4 states is concluded in two CK periods.
- The node Vc is a **wired-AND** of  $Q_1$  and  $Q_2*$ , therefore Vc is High only when we have the state  $Q_1 = 1$  and  $Q_2 = 0$  ( $Q_2*=1$ ). In the other 3 states of  $Q_1, Q_2$ , we have one of the outputs of I1 or I2 in the high impedance (HZ) state (I1 when  $Q_1 = 0$ , I2 when  $Q_2 = 1$ ). In these cases the voltage Vc is determined by the connection to GND of the other output (I2 when I1 is HZ, I1 when I2 is HZ).
- **FF3** is not part of the feedback loop, therefore the output is only dependent on the voltage on Vc. Q3 changes the state (on the CK transition H->L) only when Vc is High.





### CK period $T_{CK}$ = 24 ns, C=0

FF D:  $T_{CKQ} = 4$  ns (both transitions) FF JK : $T_{CKQ} = 3$  ns (both transitions)

I1 and I2 inverter:  $T_{LH1} = 6$  ns,  $T_{HL1} = 1$  ns

13 inverter:  $T_{LH3=3}$  ns,  $T_{HL3=4}$  ns

## Problem 6a,b Solution







### Problem 6c Solution

Considering the 3 FFs, we set constrain on  $T_{CK}$  or on  $T_{CK}/2$  such that the set-up conditions are satisfied at each FF. For this circuit we have therefore **3** constrains and the maximum CK frequency is determined by the most stringent one (i.e. the worst case). The worst case corresponds to the path producing the maximum delay across the combinational logic network.

### Set-up constrain at FF1:

The data D is obtained by the output  $Q_2$  (present after the H->L CK transition) and further delayed by I3 as shown in the following scheme:







## Problem 6c Solution

As consequence we have that the maximum delay across the FF2 + combinational logic network must be lower than  $T_{CK}/2$  minus the set-up time:

$$T_{CKQFF2} + T_{dmaxl3} < \frac{T_{CK}}{2} - T_{suFF1}$$
 (eq. 1)

Then, we get:

$$T_{CK} > 2 (T_{CKQFF2} + T_{HL3} + T_{suFF1})$$

#### Note that:

- We use for T<sub>dmaxl3</sub> the propagation time T<sub>HL3</sub> because it the longest one
   We have the factor 2 because the FF1 and FF2 are active on different CK
- We have the factor 2 because the FF1 and FF2 are active on different CK edges; if they where active on the same edge, eq. (1) would have applied over a CK period and not over a half-period.

With the given values:  $T_{CK} > 2 (4 \text{ ns} + 4 \text{ ns} + 2 \text{ ns}) = 20 \text{ ns}$ 



## Problem 6c Solution

### Set-up constrain at FF2:

In a similar way we write in eq. (2) the set-up condition for FF2. This is less stringent than eq. (1), because we do not have any additional delay over any combinational network (i.e. the input D of FF2 is directly  $Q_1$  of FF1).  $Q_1$  switches at the CK transition L->H after a delay  $T_{CKOFF1}$ , therefore:

$$T_{CKQFF1} < \frac{T_{CK}}{2} - T_{suFF2} \Rightarrow T_{CK} > 2 (4 \text{ ns} + 2 \text{ ns}) = 12 \text{ ns}$$
 (eq. 2)

### Set-up constrain at FF3:

In this case the delays to consider are the one through FF1 and the inverter I1 or through FF2 and the inverter I2.

We get as the most stringent constraint:

$$T_{CKQFF1} + T_{dmaxl1} < \frac{T_{CK}}{2} - T_{suFF3} \Rightarrow T_{CK} > 2 (4 \text{ ns} + 6 \text{ ns} + 3 \text{ ns}) = 26 \text{ ns} (eq. 3)$$

In conclusion the most stringent constrain on  $T_{CK}$  is given by eq. (3) with  $T_{CK} > 26$  ns and then the **maximum CK frequency** is:  $F_{CKmax} = 38.5$  MHz



## Problem 6d Solution

Moving the input of I3 to the node Vc, we add an additional delay due to I2. The set-up condition for FF1 becomes:

$$T_{CKQFF2} + T_{dmaxl3} + T_{dmaxl2} < \frac{T_{CK}}{2} - T_{suFF1}$$
 (eq. 1)

Therefore we obtain:  $T_{CK} > 2$  (4 ns + 4 ns + 6 ns + 2 ns) = 32 ns and then the maximum frequency becomes:  $F_{CKmax} = 31.25 \text{ MHz}$ 

The capacitor C (neglected in the previous points of this exercise) causes an increased delay due to the increase of both  $T_{HL1}$  and  $T_{LH1}$  and reduces the  $F_{CKmax}$ .





## **Problem 7 – Assignment Finite State Machine**

- a) Design a FSM (Finite State Machine) that acts as 2 bit counter triggered by an input signal T (i.e: the counter advances of 1 (base 10) every time T =1; the counter does not advance if T=0)
- b) Calculate the maximum CK frequency



## Problem 7a Solution

2 bit counter  $\implies$  number of different states:  $2^2 = 4$ 

### **FSM** states:





# Problem 7a Solution FSM machine bocks







## Problem 7a Solution Next state (Future state) circuit

The circuit generates the future state (represented by  $D_0,D_1$ ) given the current state (represented by  $Q_0$  and  $Q_1$ )

- If T=0 → the circuit remains in the current state
- If T=1 → current state +1 (the circuit moves to next state)
- Circuit: Adder controlled by T

$$D_0 = Q_0 XOR T$$
  
 $C_1 = Q_0 AND T$   
 $D_1 = Q_1 XOR C_1$ 





# Problem 7a Solution Adder circuit

OUT= 
$$Q_1 2^1 + Q_0 2^0 = 0*2^1 + 1*2^0 = 1 = B$$
  
OUT=  $D_1 2^1 + D_0 2^0 = 0*2^1 + 1*2^0 = 1 = B$ 

#### **XOR** truth table

| Inp | out | Output |  |  |  |  |
|-----|-----|--------|--|--|--|--|
| A   | В   | Output |  |  |  |  |
| 0   | 0   | 0      |  |  |  |  |
| 0   | 1   | 1      |  |  |  |  |
| 1   | 0   | 1      |  |  |  |  |
| 1   | 1   | 0      |  |  |  |  |





# Problem 7a Solution Adder circuit

OUT= 
$$Q_1 2^1 + Q_0 2^0 = 0*2^1 + 1*2^0 = 1 = B$$
  
OUT=  $D_1 2^1 + D_0 2^0 = 1*2^1 + 0*2^0 = 2 = C$ 

#### **XOR** truth table

| Inp | out | Output |
|-----|-----|--------|
| A   | В   | Output |
| 0   | 0   | 0      |
| 0   | 1   | 1      |
| 1   | 0   | 1      |
| 1   | 1   | 0      |





# Problem 7a Solution FSM machine bocks





# Problem 7a Solution FSM machine: final circuit







# Problem 7b Solution Maximum operation frequency

The maximum operation frequency  $F_{CKmax} = 1/T_{CKmin}$  is linked to:

- FF Delay CK → Q: T<sub>CKQ</sub>
- Combinational circuit delay: T<sub>CL</sub>
- FF set up time: T<sub>su</sub>

Than:

$$T_{CKQ} + T_{CLmax} + T_{su} = T_{CKmin}$$

Since the next state logic is:



we get:

$$T_{CLmax} = T_{AND} + TXOR$$







# **Problem - Assignement Square wave generator**

Design a square wave generator with frequency 50 KHz using a Schimtt trigger inverter 74HC14

#### SN54HC14, SN74HC14 HEX SCHMITT-TRIGGER INVERTERS

SCLS085E - DECEMBER 1982 - REVISED NOVEMBER 2004

- Wide Operating Voltage Range of 2 V to 6 V
- Outputs Can Drive Up To 10 LSTTL Loads
- Low Power Consumption, 20-μA Max I<sub>CC</sub>

SN54HC14...J OR W PACKAGE SN74HC14...D, DB, N, NS, OR PW PACKAGE (TOP VIEW)



- Typical t<sub>pd</sub> = 11 ns
- ±4-mA Output Drive at 5 V
- ► Low Input Current of 1 μA Max

SN54HC14 . . . FK PACKAGE (TOP VIEW)



NC - No internal connection

#### description/ordering information

These Schmitt-trigger devices contain six independent inverters. They perform the Boolean function  $Y = \overline{A}$  in positive logic.



### **Transcharacteristic of the Schmitt trigger**



### • 74HC14

- Thresholds  $V_{T+}$  is dependent on supply voltage  $V_{CC}$
- Values spred in a wide range

|                  |                                                    |            | T <sub>amb</sub> (°C)   |            |            |            |             |            |      | TEST            |                        | $V_U$ |   |                         |
|------------------|----------------------------------------------------|------------|-------------------------|------------|------------|------------|-------------|------------|------|-----------------|------------------------|-------|---|-------------------------|
| SYMBOL           | YMBOL PARAMETER                                    |            | 74HCT<br>+25 -40 to +85 |            |            |            | -40 to +125 |            | UNIT | V <sub>CC</sub> |                        |       |   | 1                       |
|                  |                                                    | min.       | typ.                    | max.       | min.       | max.       | min.        | max.       | -    | (V)             |                        |       |   |                         |
| V <sub>T</sub> + | positive-going<br>threshold                        | 1.2<br>1.4 | 1.41<br>1.59            | 1.9<br>2.1 | 1.2<br>1.4 | 1.9<br>2.1 | 1.2<br>1.4  | 1.9<br>2.1 | ٧    | 4.5<br>5.5      | •                      |       |   |                         |
| V <sub>T</sub> - | negative-going<br>threshold                        | 0.5<br>0.6 | 0.85<br>0.99            | 1.2<br>1.4 | 0.5<br>0.6 | 1.2<br>1.4 | 0.5<br>0.6  | 1.2<br>1.4 | ٧    | 4.5<br>5.5      |                        | Vs1   | • | Vs2                     |
| VH               | hysteresis<br>(V <sub>T</sub> + –V <sub>T</sub> –) | 0.4<br>0.4 | 0.56<br>0.60            | -          | 0.4<br>0.4 | -          | 0.4<br>0.4  | -          | ٧    | 4.5<br>5.5      | •                      | / VSI |   | $V_{C}$                 |
|                  |                                                    |            |                         |            |            |            |             |            |      |                 | <b>V</b> <sub>T-</sub> |       |   |                         |
|                  |                                                    |            |                         |            |            |            |             |            |      |                 | •                      |       |   | <b>V</b> <sub>+</sub> . |



# Problem Theoretical remind

Binary signal: periodic repetition of high and low levels



Parameters:

Voltage levels:

 $V_H, V_L$ 

Period:

T

Frequency:

f = 1/T

Duty Cycle:

 $DC = T_H/T$ 



# Digital Circuit for the generation of square wave signal:

ANALYSIS

• DESIGN

Example: it can be used to generate the **clock signal (CK)** for digital counters





 The low pass RC filter is driven by a digital signal (input to V<sub>H</sub> or V<sub>L</sub>)

The capacitor is charged/discharged with exponetial law

Capacitor discharge (t=0, V<sub>C</sub>= V<sub>H</sub>)

$$V(t) = V_H e^{-t/RC} \qquad (V_L = 0)$$

2. Capacitor charge (t=0,  $V_C = V_L = 0$ )

$$V(t) = V_{H} \left( 1 - e^{-t/RC} \right)$$

#### 1 ingredient: RC filter





### 2 ingredient: Comparator circuit

- The voltage V<sub>C</sub> is compared with the **comparator** thresholds
  - The comparator, i.e. Schmitt trigger inverter, has hysteresis



The output of the comparator drives the RC circuit





### **Square wave oscillator**



The capacitor is **charged** or **discharged** by the output current of the trigger comparator. The capacitor voltage varies between  $V_{s1}$  and  $V_{s2}$ 



Assume that at t=0:  $V_C$ = 0  $\Longrightarrow$  no charge on the capacitance  $\Longrightarrow$   $V_U$  =  $V_{UH}$ 



### **Square wave oscillator**



The capacitor is **charged** or **discharged** by the output current of the trigger comparator. The capacitor voltage varies between  $V_{s1}$  and  $V_{s2}$ 



Assume that at t=0:  $V_C = 0 \Rightarrow$  no charge on the capacitance  $\Rightarrow V_U = V_{UH}$ 



### Calculation of the square wave period



Since the voltage across the capacitor is:  $V_C(t) = V_{UL} - (V_{UL} - V_{S2})e^{-t/RC}$ 

$$V_C(t) = V_{UL} - (V_{UL} - V_{S2})e^{-t/RC}$$



#### Calculation of the square wave period



$$V_{C}(t) = V_{oL} - (V_{oL} - V_{S2})e^{-t/RC}$$

Then the T' interval is given by:

$$V_{S1} = V_{oL} - (V_{oL} - V_{S2})e^{-T'/RC} \Rightarrow T' = RCIn \left[ \frac{(V_{oL} - V_{S2})}{(V_{oL} - V_{S1})} \right]$$

#### Calculation of the square wave period



Since the voltage across the capacitor is:

$$V_{C}(t) = V_{oH} - (V_{oH} - V_{S1})e^{-t/RC}$$



#### Calculation of the square wave period



$$V_{C}(t)=V_{oH}-(V_{oH}-V_{S1})e^{-t/RC} \quad \text{Then the T" interval is given by:}$$
 
$$V_{S2}=V_{oH}-(V_{oH}-V_{S1})e^{-T''/RC} \Rightarrow T''=RCIn\left[\frac{(V_{oH}-V_{S1})}{(V_{oH}-V_{S2})}\right]$$



#### Calculation of the square wave period

Finally we get:

$$T=T'+T''=RCIn\left[\frac{(V_{oL}-V_{S2})}{(V_{oL}-V_{S1})}\right]+RCIn\left[\frac{(V_{oH}-V_{S1})}{(V_{oH}-V_{S2})}\right]$$

T= RCIn 
$$\frac{(V_{oL} - V_{S2})(V_{oH} - V_{S1})}{(V_{oL} - V_{S1})(V_{oH} - V_{S2})}$$







#### Calculation of the square wave period

SN54HC14, SN74HC14 HEX SCHMITT-TRIGGER INVERTERS

SCLS085E - DECEMBER 1982 - REVISED NOVEMBER 2004

electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

|                   | TEST CONDITIONS                       |                            |            | T <sub>A</sub> = 25°C |       |       | SN54 | HC14  | SN74HC14 |       |      |  |
|-------------------|---------------------------------------|----------------------------|------------|-----------------------|-------|-------|------|-------|----------|-------|------|--|
| PARAMETER TES     |                                       | DNDITIONS                  | vcc        | MIN                   | TYP   | MAX   | MIN  | MAX   | MIN      | MAX   | UNIT |  |
|                   |                                       |                            | 2 V        | 0.7                   | 1.2   | 1.5   | 0.7  | 1.5   | 0.7      | 1.5   |      |  |
| $V_{T+}$          |                                       | 4.5 V                      | 1.55       | 2.5                   | 3.15  | 1.55  | 3.15 | 1.55  | 3.15     | ٧     |      |  |
|                   |                                       |                            |            |                       | 3.3   | 4.2   | 2.1  | 4.2   | 2.1      | 4.2   |      |  |
|                   |                                       |                            | 2 V        | 0.3                   | 0.6   | 1     | 0.3  | 1     | 0.3      | 1     |      |  |
| $V_{T-}$          |                                       |                            |            | 0.9                   | 1.6   | 2.45  | 0.9  | 2.45  | 0.9      | 2.45  | ٧    |  |
| 25                |                                       |                            | 6 V        | 1.2                   | 2     | 3.2   | 1.2  | 3.2   | 1.2      | 3.2   |      |  |
|                   |                                       |                            | 2 V        | 0.2                   | 0.6   | 1.2   | 0.2  | 1.2   | 0.2      | 1.2   |      |  |
| $V_{T+} - V_{T-}$ |                                       |                            | 4.5 V      | 0.4                   | 0.9   | 2.1   | 0.4  | 2.1   | 0.4      | 2.1   | ٧    |  |
|                   |                                       |                            | 6 V        | 0.5                   | 1.3   | 2.5   | 0.5  | 2.5   | 0.5      | 2.5   |      |  |
|                   |                                       | I <sub>OH</sub> = -20 μA   | 2 V        | 1.9                   | 1.998 |       | 1.9  |       | 1.9      |       |      |  |
|                   |                                       |                            | 4.5 V      | 4.4                   | 4.499 |       | 4.4  | ,     | 4.4      |       |      |  |
| VOH               | $V_I = V_{IH}$ or $V_{IL}$            |                            | 6 V        | 5.9                   | 5.999 |       | 5.9  |       | 5.9      |       | ٧    |  |
|                   |                                       | $I_{OH} = -4 \text{ mA}$   | 4.5 V      | 3.98                  | 4.3   |       | 3.7  | ,     | 3.84     |       |      |  |
|                   |                                       | $I_{OH} = -5.2 \text{ mA}$ | 6 V        | 5.48                  | 5.8   |       | 5.2  |       | 5.34     |       |      |  |
|                   | V <sub>OL</sub>                       |                            |            | 2 V                   |       | 0.002 | 0.1  |       | 0.1      |       | 0.1  |  |
|                   |                                       | I <sub>OL</sub> = 20 μA    | 4.5 V      |                       | 0.001 | 0.1   |      | 0.1   |          | 0.1   |      |  |
| VOL               |                                       |                            | 6 V        |                       | 0.001 | 0.1   |      | 0.1   |          | 0.1   | ٧    |  |
|                   |                                       | I <sub>OL</sub> = 4 mA     | 4.5 V      |                       | 0.17  | 0.26  |      | 0.4   |          | 0.33  |      |  |
|                   |                                       | I <sub>OL</sub> = 5.2 mA   | 6 V        |                       | 0.15  | 0.26  |      | 0.4   |          | 0.33  |      |  |
| J <sub>I</sub>    | V <sub>I</sub> = V <sub>CC</sub> or 0 |                            | 6 V        |                       | ±0.1  | ±100  |      | ±1000 |          | ±1000 | nA   |  |
| lcc               | $V_I = V_{CC}$ or 0,                  | I <sub>O</sub> = 0         | 6 V        |                       |       | 2     |      | 40    |          | 20    | μΑ   |  |
| Ci                |                                       |                            | 2 V to 6 V |                       | 3     | 10    |      | 10    |          | 10    | pF   |  |

switching characteristics over recommended operating free-air temperature range,  $C_L = 50 pF$  (unless otherwise noted) (see Figure 1)

|                   | FROM    | TO<br>(OUTPUT) | vcc   | T <sub>A</sub> = 25°C |     |     | SN54 | HC14 | SN74HC14 |     |      |
|-------------------|---------|----------------|-------|-----------------------|-----|-----|------|------|----------|-----|------|
| PARAMETER (INPUT) | (INPUT) |                |       | MIN                   | TYP | MAX | MIN  | MAX  | MIN      | MAX | UNIT |
|                   |         |                | 2 V   |                       | 55  | 125 |      | 190  |          | 155 |      |
| <sup>t</sup> pd A | Y       | 4.5 V          |       | 12                    | 25  |     | 38   |      | 31       | ns  |      |
|                   |         | 6 V            |       | 11                    | 21  |     | 32   |      | 26       |     |      |
|                   |         |                | 2 V   |                       | 38  | 75  | 1    | 110  |          | 95  |      |
| tt                |         | Y              | 4.5 V |                       | 8   | 15  |      | 22   |          | 19  | ns   |
|                   |         |                | 6 V   |                       | 6   | 13  |      | 19   |          | 16  |      |

operating characteristics, T<sub>A</sub> = 25°C

| C <sub>pd</sub> Power dissipation capacitance per inverter No | oad 20 | pF |
|---------------------------------------------------------------|--------|----|

From the Datasheet for  $V_{CC}$ = 4.5 V:

$$V_{T-} = V_{S1} = 1.6V$$
  
 $V_{T+} = V_{S2} = 2.5V$   
 $V_{OH} = 4.3V$   
 $V_{OL} = 0.17V$ 



In order to have a square wave frequency of 50 kHz that corresponds to T = 1/50 ms = 20  $\mu$ s we then must require that:

$$RC \cong 22 \ \mu s \stackrel{e.g.}{\Longrightarrow} \begin{cases} R = 10 \ k\Omega \\ C = 2.22 \ nF \end{cases}$$